Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Hardware-in-the-Loop Validation of an FPGA-Based Real-Time Simulator for Power Electronics Applications
 
conference paper

Hardware-in-the-Loop Validation of an FPGA-Based Real-Time Simulator for Power Electronics Applications

Razzaghi, Reza  
•
Colas, Frédéric
•
Guillaud, Xavier
Show more
Johnson, B. K
2015
Proc. of the 11th International Conference of Power Systems Transients (IPST)
11th International Conference of Power Systems Transients (IPST)

This paper presents the hardware-in-the-loop (HIL) validation of a proposed FPGA-based real-time simulator for power electronics applications. The proposed FPGA-based real-time simulation platform integrates the Modified Nodal Analysis (MNA) method, Fixed Admittance Matrix Nodal Method (FAMNM) and an optimization technique to assess the optimal value of the switches conductance in order to minimize the relevant errors. Moreover, the proposed platform includes an automatic procedure to translate the netlist user-defined circuit schemes to the relevant equations to be solved in the FPGA. The proposed simulator is validated first by comparing the FPGA- based simulation results with offline ones performed by EMTP- RV. Then, further validation is presented by means of a dedicated HIL experimental setup composed of a controller connected to an actual two-level, three-phase inverter and its corresponding FPGA real-time model.

  • Files
  • Details
  • Metrics
Type
conference paper
Author(s)
Razzaghi, Reza  
Colas, Frédéric
Guillaud, Xavier
Paolone, Mario  
Rachidi, Farhad  
Editors
Johnson, B. K
Date Issued

2015

Publisher

ipst.org

Publisher place

Cavtat, Croatia

Published in
Proc. of the 11th International Conference of Power Systems Transients (IPST)
Start page

1

End page

7

Subjects

Hardware-in-the-loop

•

Real-time simulation

•

Field programmable gate array - FPGA

•

Modified nodal analysis

•

Fixed admittance matrix nodal method

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
SCI-STI-FR  
DESL  
Event nameEvent placeEvent date
11th International Conference of Power Systems Transients (IPST)

Cavtat, Croatia

June 15-18, 2015

Available on Infoscience
June 17, 2015
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/115195
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés