Loading...
conference paper
A multichannel 3.5mW/Gbps/channel gated oscillator based CDR in a 0.18µm digital CMOS technology
2005
Proceedings of the 31st European Solid-State Circuits Conference (ESSCIRC)
This article presents a very low-power clock and data recovery (CDR) circuit with 8 parallel channels achieving an aggregate data rate of 20 Gbps. A structural top-down design methodology has been applied to minimize the power dissipation while satisfying the required specifications for short-haul receivers. Implemented in a 0.18µm digital CMOS technology, total power dissipation is 70.2mW or 3.51mW/Gbps/Ch and each channel occupies 0.045µm2 silicon area.
Type
conference paper
Author(s)
Date Issued
2005
Published in
Proceedings of the 31st European Solid-State Circuits Conference (ESSCIRC)
Start page
193
End page
196
Peer reviewed
REVIEWED
Written at
EPFL
EPFL units
Event name | Event place | Event date |
Grenoble, France | September 12-16 | |
Available on Infoscience
December 6, 2005
Use this identifier to reference this record