Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. GC-eDRAM With Body-Bias Compensated Readout and Error Detection in 28-nm FD-SOI
 
Loading...
Thumbnail Image
research article

GC-eDRAM With Body-Bias Compensated Readout and Error Detection in 28-nm FD-SOI

Giterman, Robert  
•
Bonetti, Andrea  
•
Burg, Andreas  
Show more
December 1, 2019
Ieee Transactions On Circuits And Systems Ii-Express Briefs

Gain-cell embedded DRAM (GC-eDRAM) is an attractive alternative to conventional SRAM due to its high-density, low-leakage, and inherent two-ported functionality. However, its dynamic storage mechanism requires power-hungry refresh cycles to maintain data. This problem is aggravated due to the impact of process-voltage-temperature (PVT) variations at deeply scaled technology nodes and low voltages. In this brief, we present a gain-cell embedded DRAM (GC-eDRAM) with body-bias compensated readout, which is dynamically configured to extend the data retention time (DRT) of the memory under varying operating conditions. The proposed GC-eDRAM exploits the body-biasing capabilities of FD-SOI technology to adjust the switching threshold of the sense inverter under PVT variations. An additional, unbiased, sense inverter is added to provide a dual-sampling mechanism to the readout path, enabling error detection to further reduce design guard bands. An 8-kb GC-eDRAM with integrated body-bias compensated readout and error detection was implemented in 28-nm FD-SOI technology. Silicon measurements of the manufactured array demonstrate up to 75 DRT improvement and up to 86 energy savings under PVT and frequency variations compared to a conventional guard banded memory design.

  • Details
  • Metrics
Type
research article
DOI
10.1109/TCSII.2019.2896164
Web of Science ID

WOS:000502732700024

Author(s)
Giterman, Robert  
•
Bonetti, Andrea  
•
Burg, Andreas  
•
Teman, Adam
Date Issued

2019-12-01

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC

Published in
Ieee Transactions On Circuits And Systems Ii-Express Briefs
Volume

66

Issue

12

Start page

2042

End page

2046

Subjects

Engineering, Electrical & Electronic

•

Engineering

•

inverters

•

discharges (electric)

•

random access memory

•

switches

•

clocks

•

circuits and systems

•

timing

•

memory circuits

•

gain-cells

•

edram

•

sram

•

body-biasing

•

embedded dram

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
Available on Infoscience
January 1, 2020
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/164256
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés