Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Evaluation of the SPUR Lisp Architecture
 
Loading...
Thumbnail Image
conference paper

Evaluation of the SPUR Lisp Architecture

Taylor, George S.
•
Hilfinger, Paul N.
•
Larus, James R.
Show more
1986
13th International Symposium on Computer Architecture

The SPUR microprocessor has a 40-bit tagged architecture designed to improve its performance for Lisp programs. Although SPUR includes just a small set of enhancements to the Berkeley RISC-II architecture, simulation results show that with a 150-ns cycle time SPUR will run Common Lisp programs at least as fast as a Symbolies 3600 or a DEC VAX 8600. This paper explains SPUR's instruction set architecture and provides measurements of how certain components of the architecture perform.

  • Details
  • Metrics
Type
conference paper
DOI
10.1145/17407.17379
Author(s)
Taylor, George S.
•
Hilfinger, Paul N.
•
Larus, James R.
•
Patterson, David A.
•
Zorn, Benjamin G.
Date Issued

1986

Publisher

ACM

Journal
13th International Symposium on Computer Architecture
Start page

444

End page

452

Peer reviewed

REVIEWED

Written at

OTHER

EPFL units
UPLARUS  
Available on Infoscience
December 23, 2013
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/98707
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés