Loading...
conference paper
Nanometer CMOS characterization and compact modeling at deep-cryogenic temperatures
October 16, 2017
2017 47th European Solid-State Device Research Conference (ESSDERC)
The characterization of nanometer CMOS transistors of different aspect ratios at deep-cryogenic temperatures (4 K and 100 mK) is presented for two standard CMOS technologies (40 nm and 160 nm). A detailed understanding of the device physics at those temperatures was developed and captured in an augmented MOS11/PSP model. The accuracy of the proposed model is demonstrated by matching simulations and measurements for DC and time-domain at 4 K and, for the first time, at 100 mK.
Type
conference paper
Authors
Incandela, R. M.
•
Song, L.
•
Homulle, H.A.R.
•
Sebastiano, F.
•
Charbon, E.
•
Vladimirescu, A.
Publication date
2017-10-16
Published in
2017 47th European Solid-State Device Research Conference (ESSDERC)
Start page
58
End page
61
Peer reviewed
REVIEWED
EPFL units
Event name | Event place | Event date |
Leuven, Belgium | September 11-14, 2017 | |
Available on Infoscience
August 13, 2018
Use this identifier to reference this record