Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. GC-eDRAM with Body-Bias Compensated Readout and Error Detection in 28nm FD-SOI
 
Loading...
Thumbnail Image
conference paper

GC-eDRAM with Body-Bias Compensated Readout and Error Detection in 28nm FD-SOI

Giterman, Robert  
•
Bonetti, Andrea  
•
Burg, Andreas  
Show more
January 1, 2020
2020 Ieee International Symposium On Circuits And Systems (Iscas)
IEEE International Symposium on Circuits and Systems (ISCAS)

Gain-cell embedded DRAM (GC-eDRAM) is an attractive alternative to conventional SRAM due to its high-density, low-leakage, and inherent two-ported functionality. However, its dynamic storage mechanism requires power-hungry refresh cycles to maintain data. This problem is aggravated due to the impact of Process-Voltage-Temperature (PVT) variations at deeply-scaled technology nodes and low voltages. In this paper, we present a GC-eDRAM with body-bias compensated readout, which is dynamically configured to extend the data retention time (DRT) of the memory under varying operating conditions. The proposed GC-eDRAM exploits the body-biasing capabilities of FD-SOI technology to adjust the switching threshold of the sense inverter under PVT variations. An additional, unbiased, sense inverter is added to provide a dual sampling mechanism to the readout path, enabling error detection to further reduce design guard bands. An 8 kb GC-eDRAM with integrated body-bias compensated readout and error detection was implemented in 28 nm FD-SOI technology. Silicon measurements of the manufactured array demonstrate up-to 75% DRT improvement and up-to 86% energy savings under PVT and frequency variations compared to a conventional guard banded memory design.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ISCAS45731.2020.9180997
Web of Science ID

WOS:000706854700180

Author(s)
Giterman, Robert  
•
Bonetti, Andrea  
•
Burg, Andreas  
•
Teman, Adam  
Date Issued

2020-01-01

Publisher

IEEE

Publisher place

New York

Published in
2020 Ieee International Symposium On Circuits And Systems (Iscas)
ISBN of the book

978-1-7281-3320-1

Subjects

Engineering, Electrical & Electronic

•

Engineering

•

random access memory

•

circuits and systems

•

timing

•

gain-cell edram

•

data retention time

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
Event nameEvent placeEvent date
IEEE International Symposium on Circuits and Systems (ISCAS)

ELECTR NETWORK

Oct 10-21, 2020

Available on Infoscience
November 20, 2021
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/183084
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés