Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Reduction of Register File Delay Due to Process Variability in VLIW Embedded Processors
 
conference paper

Reduction of Register File Delay Due to Process Variability in VLIW Embedded Processors

Raghavan, Praveen
•
Ayala, José L.
•
Atienza, David  
Show more
2007
Proceedings of IEEE International Symposium on Circuits and Systems (ISCAS 2007), New Orleans, USA
IEEE International Symposium on Circuits and Systems (ISCAS 2007)

Process variation in future technologies can cause severe performance degradation since different parts of the shared Register File (RF) in VLIW processors may operate at various speeds. In this paper we present a complete approach that handles speed variability of the RF proposing different compile-time and run-time design alternatives. The first alternative extends current RF architectures and uses a compile-time variability-aware register assignment algorithm. The second alternative presents a fully-adjustable pure run-time approach, which overcomes the variability loss as well, but at the extra cost of cycles and area. However, the savings achieved and the run-time management of the register delay variations without any support from the user, show a very promising application field. Our results in embedded system benchmarks show that variability can be tackled without significant performance penalty, and trade-offs between performance and area are possible thanks to the whole design spectrum provided by the two presented alternatives.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ISCAS.2007.378236
Author(s)
Raghavan, Praveen
Ayala, José L.
Atienza, David  
Catthoor, Francky
De Micheli, Giovanni  
Lopez-Vallejo, Marisa
Date Issued

2007

Published in
Proceedings of IEEE International Symposium on Circuits and Systems (ISCAS 2007), New Orleans, USA
ISBN of the book

1-4244-0921-7

Start page

121

End page

124

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSI1  
ESL  
Event nameEvent placeEvent date
IEEE International Symposium on Circuits and Systems (ISCAS 2007)

New Orleans, Louisiana, USA

May 27-30, 2007

Available on Infoscience
January 24, 2007
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/239986
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés