Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. Design Techniques for High-Speed Multi-Level Viterbi Detectors and Trellis-Coded-Modulation Decoders
 
Loading...
Thumbnail Image
research article

Design Techniques for High-Speed Multi-Level Viterbi Detectors and Trellis-Coded-Modulation Decoders

Yueksel, Hazar
•
Braendli, Matthias
•
Burg, Andreas  
Show more
October 1, 2018
Ieee Transactions On Circuits And Systems I-Regular Papers

The implementation of a 25.6-Gb/s four-level pulse-amplitude-modulation (4-PAM) reduced-state sliding-block Viterbi detector (VD) is presented. The power consumption of the VD is 105 orilV at a supply voltage of 0.7 V, corresponding to an energy efficiency of 4.1 pJ/b. A data rate of 30.4 Gb/s is achieved with an energy efficiency of 5.3 pith at a supply voltage of 0.8 V. The VD, implemented in an experimental chip fabricated in 14-nm CMOS FINFET, exploits set-partitioning principles and embedded per-survivor decision feedback to reduce implementation complexity and power consumption. The active area of the VD with 12 slices, each operating at one-eighth of the modulation rate, is 0.507 x 0.717 mm(2). Experimental results showing system performance are obtained by using a (2(15)-1)-bit pseudo-random binary sequence. The impact of the synchronization length and survivor path memory length on the detector design and system performance are shown. A new pipelined reduced-state sequence detector algorithm is presented for high-speed implementations. A novel speculative symbol timing recovery scheme is proposed. New simulation results are obtained to compare the performance of the Reed-Solomon (RS)-encoded 4-PAM scheme with that of the concatenated RS 4-D 5-PAM trellis-coded-modulation (TCM) scheme over an ideal band-limited additive-white-Gaussian-noise channel. Drawing on the results achieved for the VD, novel design techniques for a high-speed low-complexity eight-state 4-D 5-PAM TCM decoder is proposed.

  • Details
  • Metrics
Type
research article
DOI
10.1109/TCSI.2018.2803735
Web of Science ID

WOS:000444025900035

Author(s)
Yueksel, Hazar
•
Braendli, Matthias
•
Burg, Andreas  
•
Cherubini, Giovanni
•
Cideciyan, Roy D.
•
Francese, Pier Andrea
•
Furrer, Simeon
•
Kossel, Marcel
•
Kull, Lukas  
•
Luu, Danny
Show more
Date Issued

2018-10-01

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC

Published in
Ieee Transactions On Circuits And Systems I-Regular Papers
Volume

65

Issue

10

Start page

3529

End page

3542

Subjects

Engineering, Electrical & Electronic

•

Engineering

•

ieee 8023bj

•

ieee 8023bs

•

viterbi detector

•

tcm decoder

•

4-pam

•

5-pam

•

four-dimensional

•

set partitioning

•

per-survivor decision feedback

•

state sequence estimation

•

intersymbol interference

•

decision-feedback

•

cmos

•

algorithm

•

signals

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
LSM  
Available on Infoscience
December 13, 2018
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/152265
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés