Loading...
conference paper
Subthreshold Logic for Low-Area and Energy Efficient True Random Number Generator
January 1, 2018
Proceedings 2018 Ieee Symposium In Low-Power And High-Speed Chips (Cool Chips)
This paper discusses the advantages of subthreshold logic for True Random Number Generators (TRNG). In this work, the entropy is modeled, and a lower bound of Shannon's entropy per output bit can quickly be estimated. Thanks to this model, sizing TRNGs in subthreshold logic is quite simple and defining design guidelines for low-energy and low-area TRNGs is straightforward. A TRNG in 180nm CMOS technology has been designed, demonstrating low complexity (305 gates) and energy efficacy (30pJ/bit) at 0.5 Kbit/s.
Type
conference paper
Web of Science ID
WOS:000455046600009
Author(s)
•
Cherkaoui, Abdelkarim
•
Fesquet, Laurent
•
•
Salgado, Stephanie
•
Eberhardt, Thomas
•
Date Issued
2018-01-01
Publisher
Publisher place
New York
Journal
Proceedings 2018 Ieee Symposium In Low-Power And High-Speed Chips (Cool Chips)
ISBN of the book
978-1-5386-6103-1
Series title/Series vol.
Proceedings for IEEE COOL CHIPS
Peer reviewed
REVIEWED
Written at
EPFL
EPFL units
Event name | Event place | Event date |
Yokohama, JAPAN | Apr 18-20, 2018 | |
Available on Infoscience
January 23, 2019
Use this identifier to reference this record