conference paper
Towards Structured ASICs Using Polarity-Tunable SiNW Transistors, invited
2013
Proceedings of the 50th Design Automation Conference (DAC 2013)
In addition to scaling semiconductor devices down to their physical limit, novel devices show enhanced functionality compared to conventional CMOS. At advanced technology nodes, many devices exhibit ambipolar behavior, i.e., they show n- and p-type characteristics simultaneously. This phenomenon can be tamed using double-gate structures. In this paper, we present a complete framework relying on Double-Gate-all-around Vertically stacked NanoWire FETs (DG-NWFETs). Such device enables a compact realization of arithmetic logic functions and presents unprecedented interest for structured ASIC applications.
Type
conference paper
Web of Science ID
WOS:000325822100122
Author(s)
Gaillardon, Pierre-Emmanuel
Amaru, Luca
Bobba, Shashi
Date Issued
2013
Published in
Proceedings of the 50th Design Automation Conference (DAC 2013)
Editorial or Peer reviewed
REVIEWED
Written at
EPFL
| Event name | Event place | Event date |
Austin, Texas, USA | June 2-6, 2013 | |
Available on Infoscience
May 23, 2013
Use this identifier to reference this record