A Methodology For Optimizing Buffer Sizes Of Dynamic Dataflow Fpgas Implementations
Minimizing buffer sizes of dynamic dataflow implementations without introducing deadlocks or reducing the design performance is in general an important and useful design objective. Indeed, buffer sizes that are too small causing a system to deadlock during execution, or dimensioning unnecessarily large sizes leading to a resource inefficient design are both not a desired design option. This paper presents an implementation, validation, and comparison of several buffer size optimization techniques for the generic class of dynamic dataflow model of computation called the dataflow process network. The paper presents an heuristic capable of finding a close-to-minimum buffer size configuration for deadlock-free executions, and a methodology to efficiently explore different configurations for feasible design alternatives. The approach is demonstrated using as experimental design case, an MPEG-4 AVC/H.264 decoder implemented on an FPGA.
WOS:000343655305006
2014
New York
978-1-4799-2893-4
5
5003
5007
REVIEWED
EPFL
Event name | Event place | Event date |
Florence, ITALY | MAY 04-09, 2014 | |