Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design
 
Loading...
Thumbnail Image
conference paper

Subthreshold Leakage Reduction: A Comparative Study of SCL and CMOS Design

Tajalli, Armin  
•
Leblebici, Yusuf  
2009
Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS)
IEEE International Symposium on Circuits and Systems (ISCAS)

The large subthreshold leakage current of static CMOS logic circuits designed in modern nanometer-scale technologies is one of the main barriers for implementing ultra-low power digital systems. Subthreshold source-coupled logic (STSCL) circuits are based on an NMOS differential pair that is switching a constant tail bias current between the two output branches while biased at very low current levels. The power consumption of each STSCL gate depends on the tail bias current that can be controlled very well even for current levels in the range of few tens of pico-Amperes. The precise control on the power consumption of each gate, makes this topology very attractive for ultra-low power applications, where the power consumption of conventional static CMOS system is practically limited by the subthreshold leakage current. In this work, an analytical approach supported by simulation and measurement results will be presented to study the main issues in design of ultra-low power static CMOS and STSCL systems.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ISCAS.2009.5118322
Web of Science ID

WOS:000275929801325

Author(s)
Tajalli, Armin  
•
Leblebici, Yusuf  
Date Issued

2009

Publisher

IEEE

Published in
Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS)
Start page

2553

End page

2556

Subjects

Leakage current

•

Subthreshold source-coupled logic

•

Current-mode logic

•

CMOS integrated circuits

•

Ultra-low power circuits

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSM  
Event nameEvent placeEvent date
IEEE International Symposium on Circuits and Systems (ISCAS)

Taipei, Taiwan

May 24-27

Available on Infoscience
January 15, 2009
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/33683
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés