Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Statistical Fault Injection for Impact-Evaluation of Timing Errors on Application Performance
 
conference paper

Statistical Fault Injection for Impact-Evaluation of Timing Errors on Application Performance

Constantin, Jeremy Hugues-Felix  
•
Wang, Zheng
•
Karakonstantis, Georgios  
Show more
2016
Proceedings of the 53rd Annual Design Automation Conference
53rd ACM/EDAC/IEEE Design Automation Conference (DAC)

This paper proposes a novel approach to modeling of gate level timing errors during high-level instruction set simulation. In contrast to conventional, purely random fault injection, our physically motivated approach directly relates to the underlying circuit structure, hence allowing for a significantly more detailed characterization of application performance under scaled frequency / voltage (including supply noise). The model uses gate level timing statistics extracted by dynamic timing analysis from the post place & route netlist of a general-purpose processor to perform instruction-aware fault injections. We employ a 28 nm OpenRISC core as a case study, to demonstrate how statistical fault injection provides a more accurate and realistic analysis of power vs. error performance.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1145/2897937.2898095
Web of Science ID

WOS:000390302500013

Author(s)
Constantin, Jeremy Hugues-Felix  
Wang, Zheng
Karakonstantis, Georgios  
Chattopadhyay, Anupam
Burg, Andreas Peter  
Date Issued

2016

Publisher

ACM

Publisher place

New York, NY, USA

Published in
Proceedings of the 53rd Annual Design Automation Conference
ISBN of the book

978-1-4503-4236-0

Total of pages

6

Issue

13

Start page

13:1

End page

13:6

Subjects

timing errors

•

timing error modeling

•

instruction set simulators

•

OpenRISC

•

application performance estimation

•

approximate computing

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
Event nameEvent placeEvent date
53rd ACM/EDAC/IEEE Design Automation Conference (DAC)

Austin, Texas, USA

June 5-9, 2016

Available on Infoscience
February 4, 2016
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/123229
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés