Statistical Fault Injection for Impact-Evaluation of Timing Errors on Application Performance
This paper proposes a novel approach to modeling of gate level timing errors during high-level instruction set simulation. In contrast to conventional, purely random fault injection, our physically motivated approach directly relates to the underlying circuit structure, hence allowing for a significantly more detailed characterization of application performance under scaled frequency / voltage (including supply noise). The model uses gate level timing statistics extracted by dynamic timing analysis from the post place & route netlist of a general-purpose processor to perform instruction-aware fault injections. We employ a 28 nm OpenRISC core as a case study, to demonstrate how statistical fault injection provides a more accurate and realistic analysis of power vs. error performance.
WOS:000390302500013
2016
New York, NY, USA
978-1-4503-4236-0
6
13
13:1
13:6
REVIEWED
EPFL
Event name | Event place | Event date |
Austin, Texas, USA | June 5-9, 2016 | |